

Rev. 2.04

#### General description

XBSC Capacitor targets Optical communication system such as ROSA/TOSA, SONET and all optoelectronics as well as High speed data system or products. The XBSC is suitable for DC blocking, feedback, coupling and bypassing applications in all broadband optoelectronics and High-speed data system. The unique technology of integrated passive device in silicon, developed by Murata Integrated Passive Solutions, offers unique performances with low insertion loss, low reflection and phase stability from 73 KHz to 150 GHz+.

These capacitors in ultra-deep trenches in silicon have been developed in a semiconductor process, in order to integrate trench MOS capacitor providing high capacitance value of 22 nF (for kHz–MHz range) and high frequency MIM capacitors for low capacitance value for GHz range), combined in a 0201M [0.6x0.3mm] case.

The XBSC capacitor provides very high stability of the capacitance over temperature, voltage variation as well as a very high reliability.

XBSC capacitors have an extended operating temperature ranging from -55 to 150°C, with very low capacitance change over temperature.

<u>Assembly:</u> Suitable for surface mounted application on rigid PCB, ceramic substrate, FR4 (laminate) or flex platforms.

Bump finishing: SAC305 type 6.

Copper pads optional for embedding version and ENIG for un-bumped version, as an optional finishing.

#### Key features

- Ultra-Broadband performance up to 150 GHz
- Resonance free
- Phase stability
- Insertion low < 0.6dB Typ. up to 150 GHz
- Ultra-high stability of capacitance value:
  - o Temperature 70ppm/K (-55 °C to +150 °C)
  - Voltage <-0.1%/Volt</li>
  - Negligible capacitance loss through ageing
- Low profile: 140 μm including bump height (SAC305 40μm bumps after reflow)

- Break down voltage: 11V
- Low leakage current < 100pA</li>
- High reliability
- High operating temperature (up to 150 °C)
- Compatible with high temperature cycling during manufacturing operations (exceeding 300 °C)
- Compatible with EIA 01005 footprint and with EIA 0201 outline
- SAC305 40µm bumps after reflow

#### Key applications

- ROSA/TOSA
- SONET
- · High speed digital logic

- Microwave/millimetre system
- High volumetric efficiency (i.e. capacitance per unit volume)
- Broadband test equipment



#### Functional diagram

The next figure provides implementation set-up diagram.



Figure 1 Block Diagram

#### Electrical performances

| Symbol            | Parameter                         | Conditions                               | Min. | Тур. | Max.                                     | Unit              |
|-------------------|-----------------------------------|------------------------------------------|------|------|------------------------------------------|-------------------|
| С                 | Capacitance value                 | @+25°C                                   | -    | 22   | -                                        | nF                |
| $\Delta C_{P}$    | Capacitance tolerance (1)         | @+25°C                                   | -15  | -    | +15                                      | %                 |
| T <sub>OP</sub>   | Operating temperature             |                                          | -55  | 20   | 150                                      | °C                |
| T <sub>STG</sub>  | Storage temperature (2)           |                                          | -70  | ·    | 165                                      | °C                |
| $\Delta C_T$      | Capacitance temperature variation | -55 °C to 150 °C                         | -    | 70   | -                                        | ppm/K             |
| RV <sub>DC</sub>  | Rated voltage (3)                 |                                          | -    | -    | 3.8 <sup>(4)</sup><br>3.4 <sup>(5)</sup> | $V_{DC}$          |
| BV                | Break down voltage                | @+25°C                                   | 11   | -    | -                                        | V                 |
| $\Delta C_{RVDC}$ | Capacitance voltage variation     | From 0 V to RV <sub>DC</sub> ,<br>@+25°C | -    | -    | -0.1                                     | %/V <sub>DC</sub> |
| IR                | Insulation resistor               | @RV <sub>DC</sub> , +25°C, 120s          | -    | 10   | -                                        | GΩ                |
| Fc-3dB            | Cut-off frequency at -3dB         | @+25°C                                   | -    | 73   | 86                                       | kHz               |
|                   |                                   | @ 20 GHz, +25°C                          | -    | 0.2  | -                                        | dB                |
|                   | Insertion loss                    | @ 40 GHz, +25°C                          | -    | 0.3  | -                                        | dB                |
| IL                |                                   | @ 60 GHz, +25°C                          | -    | 0.4  | -                                        | dB                |
| IL                | Insertion loss                    | @ 80 GHz, +25°C                          | -    | 0.5  | -                                        | dB                |
|                   |                                   | @ 100 GHz, +25°C                         | -    | 0.6  | -                                        | dB                |
|                   |                                   | @ 150 GHz, +25°C                         | -    | 0.8  | -                                        | dB                |
| RL                | Return loss                       | Up to 150 GHz, +25°C                     | 10   | -    | -                                        | dB                |
| ESD               | HBM stress (6)                    | JS-001-2017                              | 2    | -    | -                                        | kV                |

Table 1 - Electrical performances

<sup>(1):</sup> other tolerance available upon request.

<sup>(2):</sup> without packaging.

<sup>(3):</sup> Lifetime is voltage and temperature dependent, please refer to application note 'Lifetime of 3D capacitors.

<sup>(4): 10</sup> years of intrinsic lifetime prediction at 100°C continuous operation.

<sup>(5): 10</sup> years of intrinsic lifetime prediction at 150°C continuous operation.

<sup>(6):</sup> please refer to application note 'ESD Challenge in 3D Murata Integrated Passive technology'.

Module of S-parameters of 22nF XBSC in transmission mode



Figure 2 - 22nF XBSC simulated results (module of S-parameters)

# Schematic of 22nF XBSC in transmission mode

XBSC422.522 50Ω 50Ω

10-mil thick Quartz substrate
coplanar waveguide (CPW) - line width = 0.180mm and gap = 0.20mm (nominal 50 Ohm characteristic impedance

#### Example of 0201M surface mounted



Figure 4 – micro picture of XBSC mounted on board in coplanar mode

#### Figure 3 - 22nF XBSC measurement schematic



FREE S-Parameters-Based Linear Simulation Models for ADS

http://www.modelithics.com/mvpmurata.asp

#### Pinning definition



Figure 5 Pin configuration

| pin # | Symbol | Coordinates X / Y |
|-------|--------|-------------------|
| 1     | Signal | -150.0 / 0.0      |
| 2     | Signal | 150.0 / 0.0       |

Table 2 - Pining description. Reference (0,0) located at the centre of the die.

### Ordering Information for XBSC422.522

Regardless of packaging, Murata Integrated Passive Devices delivers products with AQL level II (0.65).

| Tune number      | Package                                   |           |                                                      |  |  |
|------------------|-------------------------------------------|-----------|------------------------------------------------------|--|--|
| Type number      | Packaging <sup>(1)</sup>                  | Finishing | Description                                          |  |  |
| 939118422522-T3S | 7" T&R (1 000 pieces/reel) (3) (5)        | SAC (2)   | XBSC 0201M - 22nF - 2 pads - 0.6 x 0.3 x 0.10 mm (4) |  |  |
| 939118422522-T3N | 7" T&R (1 000 pieces/reel) (3) (5)        | ENIG (2)  | XBSC 0201M - 22nF - 2 pads - 0.6 x 0.3 x 0.10 mm (4) |  |  |
| 939118422522-T5S | <b>7"</b> T&R (5 000 pieces/reel) (3) (6) | SAC (2)   | XBSC 0201M - 22nF - 2 pads - 0.6 x 0.3 x 0.10 mm (4) |  |  |
| 939118422522-T5N | 7" T&R (5 000 pieces/reel) (3) (6)        | ENIG (2)  | XBSC 0201M - 22nF - 2 pads - 0.6 x 0.3 x 0.10 mm (4) |  |  |

- (1) Other Film Frame Carrier are possible on request
- (2) SAC = ENIG (0.1μm Au / 5μm Ni) + SAC305 type 6
- (3) Missing capacitors can reach 0.5%
- (4) Refer to Figure 9
- (5) Dedicated for Pre-Production
- (6) For all demands including Mass Production

ENIG 0.1μm Au / 5μm Ni

Table 3 - Packaging and ordering information

| Product Name | Die Name   | Description                                         |
|--------------|------------|-----------------------------------------------------|
| XBSC422.522  | XQM0201522 | XBSC 22nF/0201M/BV11 – 2 pads – 0.6 x 0.3 x 0.10 mm |

Table 4 - Die information





#### Pad Metallization

This surface mounted Silicon Capacitor is delivered as standard with SAC305 type 6 bumping (Refer to Figure 7).

Other Metallization, such as ENIG  $_{(0.1\mu m\ Au\ /\ 5\mu m\ Ni)}$  (Refer to Figure8), Copper, Thick Gold or Aluminum pads are possible on request.

Silicon dies are not sensitive to humidity, please refer to applications notes 'Assembly Notes' section 'Handling precautions and storage'.





Figure 6 – Top electrode description of SAC305 pre-bumped version

Figure 7 – Top electrode description of ENIG finishing version

#### Material regulation

This product is RoHS compliant at the time of publication. For further information about regulation compliancy, please ask your sales representative.



#### Package outline

The product is delivered as a bare silicon die, with passivation opening for contacts.



Figure 8 - Layout view

|                            | L (mm)     | W (mm)     | T (mm)   | c (mm)    | p (mm)    | e (mm)    | t (mm)                                                             |
|----------------------------|------------|------------|----------|-----------|-----------|-----------|--------------------------------------------------------------------|
| Component<br>dimension     | 0.60 ±0.02 | 0.30 ±0.02 | 0.11 max | 0.10      | 0.20      | 0.15      | 0.04 <sup>(1)</sup><br>0.05 <sup>(2)</sup><br>0.005 <sup>(3)</sup> |
| Landing pad recommendation | /          | /          | /        | 0.114 min | 0.186 max | 0.164 min | /                                                                  |

- (1) Solder joint height after reflow on board.
- (2) Solder bump height before assembly (3) only with ENIG on optional version

Table 5 - Dimensions and tolerances



Figure 9 - Package outline drawing



Figure 10 - Package isometric view





#### Assembly

XBSC series is compatible with standard reflow technology.

It is recommended to design mirror pads on the PCB.

For further information, please see our mounting application note.

The attachment techniques recommended by Murata on the customer's substrates are fully detailed in specific documents available on our website. To assure the correct use and proper functioning of Murata capacitors please download the assembly instructions on <a href="https://www.murata.com/en-us/products/capacitor/siliconcapacitors">https://www.murata.com/en-us/products/capacitor/siliconcapacitors</a> and read them carefully.



Figure 11 Scan this QR Code to access the Murata Silicon Capacitor web page



#### Packaging format

Please refer to application note 'Products Storage Conditions and Shelf Life'.

**Tape and Reel**: Dies are flipped in the tape cavity (bump down) with die ID located near the driving holes of the tape.



Figure 12 - Reel drawing

| Tape<br>Width | Diameter<br>A     | С    | D  | Hub<br>N | <b>W</b> 1 | W2   |
|---------------|-------------------|------|----|----------|------------|------|
| 8             | 178<br>(7 inches) | 13.5 | 21 | 60       | 9.5        | 11.4 |

Table 6 - Reel dimensions (mm)



Figure 13 - Tape drawing

| Cav          | ity dimensio        | ns           | Carrier  | Carrier tape | Reel            |  |
|--------------|---------------------|--------------|----------|--------------|-----------------|--|
| Ao           | Bo Ko tape width W0 |              | pitch P0 | Capacity     |                 |  |
| 0.37 +/-0.04 | 0.67 +/-0.04        | 0.20 +/-0.04 | 8.00     | 2.00         | 1000 or<br>5000 |  |

Table 7 - Tape dimensions (mm)





#### **Definitions**

#### **Data sheet status**

Objective specification: This data sheet contains target or goal specifications for product development.

Preliminary specification: This data sheet contains preliminary data; supplementary data may be published later.

Product specification: This data sheet contains final product specifications.

#### Limiting values

Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those given in the Electrical performances sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### **Revision history**

| Revision     | Date                      | Description                            | Author                          |
|--------------|---------------------------|----------------------------------------|---------------------------------|
| Release 1.01 | 2020 July 20th            | Creation                               | OGA                             |
| Release 1.02 | 2020 Sept 15th            | General update                         | OGA                             |
| Release 1.03 | 2021 May 19th             | Minor update                           | OGA                             |
| Release 1.04 | 2021 May 25th             | Add Measurement Graph                  | OGA, DDE, DYO,<br>LLE. SCA; CGU |
| Release 2.00 | 2021 July 2 <sup>nd</sup> | Preliminary release                    | OGA, DDE, DYO,<br>LLE. SCA; CGU |
| Release 2.01 | 2023 March 10th           | Packaging update                       | CGU                             |
| Release 2.02 | 2023 Sept 10th            | Extended high frequency limit          | OGA                             |
| Release 2.03 | 2023 Oct 31th             | Packaging update                       | DYE ; OGA                       |
| Release 2.04 | 2025 Jan 15th             | Complementary land pattern information | MOK+ DYE + OGA                  |

#### Disclaimer / Life support applications

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Murata customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Murata for any damages resulting from such improper use or sale.

Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.

Murata Integrated Passive Solutions S.A. makes no representation that the use of its products in the circuits described herein, or the use of other technical information contained herein, will not infringe upon existing or future patent rights. The descriptions contained herein do not imply the granting of licenses to make, use, or sell equipment constructed in accordance therewith. Specifications are subject to change without notice.



www.murata.com mis@murata.com

